63 lines
2.6 KiB
TableGen
63 lines
2.6 KiB
TableGen
//WebAssemblyRegisterInfo.td-Describe the WebAssembly Registers -*- tablegen -*-
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
///
|
|
/// \file
|
|
/// \brief This file describes the WebAssembly register classes and some nominal
|
|
/// physical registers.
|
|
///
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
class WebAssemblyReg<string n> : Register<n> {
|
|
let Namespace = "WebAssembly";
|
|
}
|
|
|
|
class WebAssemblyRegClass<list<ValueType> regTypes, int alignment, dag regList>
|
|
: RegisterClass<"WebAssembly", regTypes, alignment, regList>;
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// Registers
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Special registers used as the frame and stack pointer.
|
|
//
|
|
// WebAssembly may someday supports mixed 32-bit and 64-bit heaps in the same
|
|
// application, which requires separate width FP and SP.
|
|
def FP32 : WebAssemblyReg<"%FP32">;
|
|
def FP64 : WebAssemblyReg<"%FP64">;
|
|
def SP32 : WebAssemblyReg<"%SP32">;
|
|
def SP64 : WebAssemblyReg<"%SP64">;
|
|
|
|
// The register allocation framework requires register classes have at least
|
|
// one register, so we define a few for the floating point register classes
|
|
// since we otherwise don't need a physical register in those classes.
|
|
def F32_0 : WebAssemblyReg<"%f32.0">;
|
|
def F64_0 : WebAssemblyReg<"%f64.0">;
|
|
def V128_0: WebAssemblyReg<"%v128">;
|
|
def EXCEPT_REF_0 : WebAssemblyReg<"%except_ref.0">;
|
|
|
|
// The value stack "register". This is an opaque entity which serves to order
|
|
// uses and defs that must remain in LIFO order.
|
|
def VALUE_STACK : WebAssemblyReg<"STACK">;
|
|
|
|
// The incoming arguments "register". This is an opaque entity which serves to
|
|
// order the ARGUMENT instructions that are emulating live-in registers and
|
|
// must not be scheduled below other instructions.
|
|
def ARGUMENTS : WebAssemblyReg<"ARGUMENTS">;
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// Register classes
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
def I32 : WebAssemblyRegClass<[i32], 32, (add FP32, SP32)>;
|
|
def I64 : WebAssemblyRegClass<[i64], 64, (add FP64, SP64)>;
|
|
def F32 : WebAssemblyRegClass<[f32], 32, (add F32_0)>;
|
|
def F64 : WebAssemblyRegClass<[f64], 64, (add F64_0)>;
|
|
def V128 : WebAssemblyRegClass<[v4f32, v4i32, v16i8, v8i16], 128, (add V128_0)>;
|
|
def EXCEPT_REF : WebAssemblyRegClass<[ExceptRef], 0, (add EXCEPT_REF_0)>;
|